- class c power amplifier should conduct for less than 1/2 cycle so a point for transistor is selected below the cut off region.
- To operate the transistor below the cut off region, a voltage VBB is applied to the base of NPN transistor, which will make BE junction reverse biased up to VBB.
- become porward biased.
  - But as we are applied VBB to base, during + ve hay cycle, of Ilp signal the base emitter junction will semain severse biased (ork), HII VBB.
  - Whenever Vi > VBB, BE junction will be F.Bed & We are getting the pure at olp.
- During ve half cycle, BE junction will reverse biased & VBB will make BE junction reverse biased.

for complete -re nay uyue transistor will remain off.

Thus we are getting the pulses at the olp.

To get complete signal (oto 360°) at the olp.

- capacitor is connected in paravel to the primary.
  Thus a tank circuit will be formed.
  - primary winding so we get complete cycle at OIP.

    Cflywheel effect.)



Power dissipated by the device causes an increase in temperature at the junction of device. so the maximum power handled by a particular device of the temperature of the transistor junctions are related. of the Two types of BJTs,

silicon (si) : 150-200°C

Germanium (Ge) :100-110°C

silicon transistors provide greater maximum temparature

For many applications, any power dissipated may be approxima PD = VUE IC

This PD is allowed only up to maximum temperature. Above this temp, device PD capacity must be reduced or degrated so that at higher case temp, power handling capacity is reduced to ow.

POWEY devating were: -



typical power derating cure for silicon

The curre shows that the manufacturer will specify an upper temp point, after which a linear devating takes place. for si, Pmax (handled by device) does not reduce to ow until case temp is 200°C.

Ot is necessary to provide a (device) devating curve since it can be listed as 'derating tactor' on device specification sheet.

Po (tempi) = Po (tempo) - (Tempi-tempo) (derating tactor)

Where Tempo = temp at which devating should begin

Temp1 = particular temp of interest (above Tempo)

Po (tempo) & Po (temp1) = maximum power dissipation

at the temp specified.

in units of Watts perdegree of temp

\* Heat Sink :- metal cases or frames and fairs to remove the

higher is the cane temperature,

- The limiting partor in power handling by a particular transistor is the temperature of the device's collector junction.

- Power transistors are mounted in large metal cases to provide a large area from which the heat generated by the device may radiate (be transferred.).

- so the device is mounted on some form of heat sink, so that its power handling capacity can approach the rated maximum value more closely.

Typical Heat sink

by the transistor dissipating

from which to radiate (transfer) the heat into the air, thereby

holding the care temperature to a much lower value than would result without the heat sink.

Even with an infinite heat sink (which, of course, is not available), for which the case temperature is held at the ambient (air) temperature, the junction will be heated above the case temperature & a maximum power rating must be considered.

\* Thermal Analogy of a Power Transistor:

an electrical term, A 0 +2

Thermal to electrical analogy shows how the junction temperature Tf, case temperature Tc & ambient (air) temperature TA are related by the device heat handling capacity,

- Themperature coefficient usually called the smal Resistance - The smal Resistance is used to describe heat effects by
- junction Temperature (T5)

  Transistor

  Case temp (Tc)

  9nsulator & Contact

  Heat sink temp (THS)

  Jambient temp (TA)

  THS

  THS

  OJA # OJC + OES +

  OSA

  Absolute 3ero

OJA = total thermal Resistance (junction to ambient)

OJC = transistor thermal resistance (juncth to case)

OCS = Insulator 1 (case to heatsink)

OSA = heat sink thermal resist. (heat sink to ambient)

Scanned by CamScanner

OJA = Oje + Ocs + OsA analogy can be used in applying kirchoffs law to obtain TJ = PDOJA + TA This shows that, junction temperature " poats" on the ambient temp & that the higher the ambient temperature the lower is the allowed value of device power dissipara. The thermal factor a provides information abl how much temperature drop (or rise) results for a given whoman amount of power dissipation, and at sender ignored Tr-Te=OJCPD. In emperation continues as usually cal Osc+ Ocs+ Osa myst washes to me \* Thermal Resistance :-Heat you same like whent you. Heat will blow from High temp to lower temperature. Itis directly proposional to the difference in temperature (Dt) d inversaly proportional to thermal resistance (0) Thermal resistance is the property of the material which opposes the you of heat. Mathematically Pd = Cheat Gow & At or Thermal resistance of material is given by 3 = Thermal resisthing O=RA OY d= thickness of the matorial A = Area of consissection

EXI) To determine what max dissipation will be allowed for an 80W silicon transistor (rated at 25°C). 96 derating is required above 25°C by a devating factor of 0.5W/°C. At care temp of 125°C 6019:- Pd (tempi) = Pd (25°C) = 80W Derating factor = 0.5 W/06 T2 = 125°C PdiCt2) Ecolon a large signal hanspoparatella Pd (temp2) = Pd (Temp1) - (Temp2-Temp1) (Deratingti) Pd(T2) = 30W = (12) 5x2) A silicon transistor is operated with a heat sink (OSA=1.54w The transistor rated at 150W(25°C) has Ojc=0.5°C/W. 4 mounting insulation has Ocs = 0.6° C/W. What max. power can be dissipated if the ambient temp is 40°C 4 Ti(max) = 200°C 08A = 1.5°C/W 0C8 = 0.6°C/W Pdmaz=150W TA=40°C Pd (280) = 150W Ti = 200°C OJC = 0.5°C/W . Pd = ? OJA = Ojc + Ocs + Osa py = 7j-TA 200-40 = 0.5 + 0.6 + 1.5 OJA = 2.6°C/W (maming) 000 Pd =61.53W 1000 (1) Parlsecond) year [31 9 pis wat give, The principle harmonic in a certain love Isknz are 2hda 4th. All other parmonics are negligibly small of THO is 1201 4 the amplitude of 2nd harmonics is o'SV. What Is the amplitude of cokuz harmonics. fi=15KHZ A (cohuz) = A4=? A1 = 10 V (p) 1 Vd ONE THD = VD22+D42  $A_2 = 0.5V$   $D_2 = \frac{A_2}{A_1} = \frac{0.5}{10} = \frac{6.05}{10}$ 0.12 = V(0.05)2+ D52 : D4=0.109